DocumentCode :
2771745
Title :
Ultra low power subthreshold MOS current mode logic circuits using a novel load device concept
Author :
Tajalli, Armin ; Vittoz, Eric ; Leblebici, Yusuf ; Brauer, Elizabeth J.
Author_Institution :
Microelectron. Syst. Lab., Lausanne
fYear :
2007
fDate :
11-13 Sept. 2007
Firstpage :
304
Lastpage :
307
Abstract :
This article presents a novel and robust approach for implementing ultra-low power MOS current mode logic (MCML) circuits. To operate at very low bias currents, a simple and compact high resistance load device has been introduced. Operating in subthreshold regime, the circuit can be used in a very wide frequency range by adjusting the bias current without any need for resizing the devices. Measurements in 0.18 mum CMOS technology show that the proposed MCML circuit can be operated reliably with bias currents as low as 1 nA offering a significant improvement of the power-delay product compared to conventional CMOS gates. Simulations show that the proposed circuit exhibits faster response compared to the conventional MCML circuits with triode-mode PMOS load devices at low bias currents.
Keywords :
CMOS logic circuits; low-power electronics; CMOS technology; MOS current mode logic circuits; bias currents; load device concept; power-delay product; ultra low power subthreshold MOS; CMOS technology; Circuit topology; Frequency; Impedance; Logic circuits; Logic devices; MOS devices; Resistors; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference, 2007. ESSCIRC 2007. 33rd European
Conference_Location :
Munich
ISSN :
1930-8833
Print_ISBN :
978-1-4244-1125-2
Type :
conf
DOI :
10.1109/ESSCIRC.2007.4430304
Filename :
4430304
Link To Document :
بازگشت