DocumentCode
2771997
Title
Low power reconfigurable sub -band filter bank ASIC for MP3 decoder
Author
Gangamamba, B.P. ; Murthy, N.S. ; Muralidhar, P.
Author_Institution
Electron. & Commun. Eng., Warangal
fYear
2008
fDate
1-3 Dec. 2008
Firstpage
1
Lastpage
5
Abstract
There is an ever demanding need to develop low power audio devices using MP3 technology. From the profiled results of MP3 algorithm on ARM processors it has been observed that, the synthesis filter bank in the audio decoder consumes maximum power. Hence to reduce the power consumption of the filter bank, we developed an IEEE 754 single precision floating-point runtime re-configurable architecture. The proposed architecture consumes less power at run time as the last 12 bits of the mantissa part of the synthesis filter coefficients are zero most of the time and hence the corresponding multipliers will be switched off. Since the active multipliers during inverse polyphase quadrature mirror filter banks (IPQMF) are less, we are able to achieve low powered decoding process without significantly compromising on the accuracy and speed. We synthesized and simulated the architecture using 0.35 mum process technology under Synopsys environment. A uniform worst case power reduction of 23.7% has been achieved in the frequency range from 1MHz to 20 MHz when all the multipliers are in active state.
Keywords
application specific integrated circuits; audio coding; low-power electronics; microprocessor chips; programmable filters; reconfigurable architectures; ARM processors; ASIC; IEEE 754; MP3 decoder; Synopsys environment; active multipliers; audio decoder; floating-point runtime; frequency 1 MHz to 20 MHz; inverse polyphase quadrature mirror filter banks; low power audio devices; low power filter bank; re-configurable architecture; reconfigurable sub-band filter bank; size 0.35 mum; synthesis filter bank; Application specific integrated circuits; Costs; Decoding; Digital audio players; Filter bank; Finite impulse response filter; Frequency; Power dissipation; Runtime; Signal processing algorithms;
fLanguage
English
Publisher
ieee
Conference_Titel
Electronic Design, 2008. ICED 2008. International Conference on
Conference_Location
Penang
Print_ISBN
978-1-4244-2315-6
Electronic_ISBN
978-1-4244-2315-6
Type
conf
DOI
10.1109/ICED.2008.4786749
Filename
4786749
Link To Document