Title :
Switched capacitor architecture for prime length discrete Hartley transform
Author :
Mal, Ashis Kumar ; Dha, Anindya Sundar
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, India
Abstract :
This paper describes an analog VLSI architecture, capable of computing discrete Hartley transform (DHT), and its inverse, for any prime N and its multiple of two and four, using standard analog blocks. The scheme operates from the general expression of DHT where the Input samples are multiplied by all the DHT coefficients, simultaneously using an array of capacitors. These multiplied values are then switched simultaneously with the help of cross point switch, to different integrators for performing necessary addition/subtraction. Here switched capacitor integrators are used to compute the transform, with capacitor ratios controlling the kernel coefficients. Proposed scheme shares maximum hardware when kernel coefficients pattern become regular. It is shown that for multiples of two and four, the same module used for primes can be reused and thus gives a modular architecture. It is suitable for real time applications with reasonable accuracy.
Keywords :
CMOS analogue integrated circuits; VLSI; capacitor switching; discrete Hartley transforms; integrated circuit modelling; switched capacitor networks; DHT; addition/subtraction operation; analogue VLSI architecture; capacitors array; cross point switch; discrete Hartley transform; kernel coefficients; modular architecture; standard analog blocks; switched capacitor integrator; Algorithm design and analysis; Capacitors; Computer architecture; Digital signal processing; Discrete transforms; Image coding; Kernel; Signal processing algorithms; Switches; Very large scale integration;
Conference_Titel :
Electron Devices and Solid-State Circuits, 2003 IEEE Conference on
Print_ISBN :
0-7803-7749-4
DOI :
10.1109/EDSSC.2003.1283582