DocumentCode
2777131
Title
Timing issues for an efficient use of concurrent error detection codes
Author
Bastos, R.P. ; Natale, G. Di ; Flottes, M.L. ; Rouzeyre, B.
Author_Institution
LIRMM, Univ. Montpellier II, Montpellier, France
fYear
2011
fDate
27-30 March 2011
Firstpage
1
Lastpage
6
Abstract
This work reveals additional timing difficulties by which concurrent error detection (CED) schemes can experience to deal efficiently with transients. It shows previously-unknown error scenarios where short-duration single transient faults in logic circuits succeed in erroneously inverting stored results but CED schemes fail in detecting even single soft errors. The paper demonstrates that typical CED code-based schemes for protecting logic circuits are not as capable as they have been claimed, and so timing conditions are suggested for a more efficient use of them.
Keywords
error detection codes; logic circuits; transients; CED code-based scheme; concurrent error detection code-based scheme; logic circuit; short-duration single transient fault; single soft error detection; Circuit faults; Clocks; Fault tolerant systems; Registers; Security; Timing; Transient analysis; concurrent error dectection codes; fault attacks; fault tolerance; security; soft errors; transient faults;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Workshop (LATW), 2011 12th Latin American
Conference_Location
Porto de Galinhas
Print_ISBN
978-1-4577-1489-4
Type
conf
DOI
10.1109/LATW.2011.5985933
Filename
5985933
Link To Document