Title :
Single-clock dynamic latches optimization
Author :
Ghannoum, Sameh ; Chtchvyrkov, Dmitri ; Savaria, Yvon
Author_Institution :
Dept. of Electr. Eng., Ecole Polytech. de Montreal, Que., Canada
Abstract :
The advantage of using single-phase clocked circuits in VLSI system design is well known. This class of circuits has the advantage of a simple clock distribution, low area for clock routing, reduced clock skew and high speed. However, it is difficult to choose the best configuration of such devices. Indeed, clear estimation criteria are needed to compare various kinds of latches. Moreover, to find the best sizes of the transistors in these latches, an automated procedure is needed. In this paper, a simple compound criterion is proposed. This criterion is used in a proposed automated search procedure. That procedure is then applied to the split-output latch to obtain good configurations. The effect of imposing a stringent balance to the latch characteristics is also described
Keywords :
CMOS logic circuits; VLSI; circuit optimisation; clocks; flip-flops; integrated circuit design; logic CAD; CMOS; VLSI system design; automated procedure; automated search procedure; circuit optimization; clock distribution; clock routing; clock skew; compound criterion; estimation criteria; latch characteristics; single-clock dynamic latches; split-output latch; Circuits; Clocks; Delay; Impedance; Latches; Logic; Parameter estimation; Routing; Synchronization; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1994., Proceedings of the 37th Midwest Symposium on
Conference_Location :
Lafayette, LA
Print_ISBN :
0-7803-2428-5
DOI :
10.1109/MWSCAS.1994.519187