Title :
A 1.6mW 1.6ps-rms-jitter 2.5GHz digital PLL with 0.7-to-3.5GHz frequency range in 90nm CMOS
Author :
Yin, Wenjing ; Inti, Rajesh ; Hanumolu, Pavan Kumar
Author_Institution :
Sch. of EECS, Oregon State Univ., Corvallis, OR, USA
Abstract :
A digital phase-locked loop (DPLL) employs a linear proportional path, a double integral path, bandwidth and tuning range tracking, and a novel delta-sigma digital to analog converter to achieve low jitter, wide operating range and low power. The prototype DPLL fabricated in a 90nm CMOS process operates from 0.7 to 3.5GHz. At 2.5GHz, the proposed DPLL consumes only 1.6mW power from a 1V supply and achieves 1.6ps and 11.6ps of long-term r.m.s and peak-to-peak jitter, respectively.
Keywords :
CMOS digital integrated circuits; delta-sigma modulation; digital phase locked loops; jitter; low-power electronics; CMOS; bandwidth tracking; delta-sigma digital-analog converter; digital phase-locked loop; double integral path; frequency 0.7 GHz to 3.5 GHz; jitter digital PLL; linear proportional path; power 1.6 mW; size 90 nm; tuning range tracking; voltage 1 V; Bandwidth; Clocks; Jitter; Oscillators; Phase locked loops; Quantization; Tuning;
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2010 IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-5758-8
DOI :
10.1109/CICC.2010.5617611