DocumentCode :
2795471
Title :
Automatic design of binary and multiple-valued logic gates on RTD series
Author :
Berezowski, Krzysztof S. ; Vrudhula, Sarma B K
Author_Institution :
Inst. of Eng. Cybern., Wroclaw Univ. of Technol., Poland
fYear :
2005
fDate :
30 Aug.-3 Sept. 2005
Firstpage :
139
Lastpage :
142
Abstract :
In this paper, we contribute to the binary and multiple-valued applications of resonant tunneling devices (RTDs). We propose a method of systematic design of physical parameters of RTD based logic. From the abstraction of their behavior, we model the design space as a handful of systems of linear inequalities generated for a given circuit topology and an arbitrary logic function. Any valid solution reflects the physical parameters assignment that implements the function given. We solve these systems using off-the-shelf optimization tool and verify the results using SystemC based RTD circuit model. Our simulations confirm that the numerical solutions are valid parameter assignments.
Keywords :
logic design; logic gates; multivalued logic circuits; resonant tunnelling devices; arbitrary logic function; binary logic gates; circuit topology; linear inequality; logic design; multiple-valued logic gates; optimization tool; resonant tunneling device; Automatic logic units; Design methodology; Logic design; Logic devices; Logic gates; Low power electronics; MOSFET circuits; Manufacturing; Quantum mechanics; Resonant tunneling devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2005. Proceedings. 8th Euromicro Conference on
Print_ISBN :
0-7695-2433-8
Type :
conf
DOI :
10.1109/DSD.2005.21
Filename :
1559791
Link To Document :
بازگشت