DocumentCode :
2796225
Title :
On LUT cascade realizations of FIR filters
Author :
Sasao, Tsutomu ; Iguchi, Yukihiro ; Suzuki, Takahiro
Author_Institution :
Dept. of Comput. Sci. & Electron., Kyushu Inst. of Technol., Iizuka, Japan
fYear :
2005
fDate :
30 Aug.-3 Sept. 2005
Firstpage :
467
Lastpage :
474
Abstract :
This paper first defines the n-input q-output WS function, as a mathematical model of the combinational part of the distributed arithmetic of a finite impulse response (FIR) filter. Then, it shows a method to realize the WS function by an LUT cascade with k-input q-output cells. Furthermore, it 1) shows that LUT cascade realizations require much smaller memory than the single ROM realizations; 2) presents new design method for a WS function by arithmetic decomposition, and 3) shows design results of FIR filters using FPGAs with embedded memories.
Keywords :
FIR filters; distributed arithmetic; field programmable gate arrays; logic design; FIR filters; FPGA; LUT cascade realization; distributed arithmetic; embedded memory; finite impulse response filter; mathematical model; n-input q-output WS function; single ROM realization; Computer science; Digital arithmetic; Digital filters; Field programmable gate arrays; Finite impulse response filter; Hardware; IIR filters; Logic; Mathematical model; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2005. Proceedings. 8th Euromicro Conference on
Print_ISBN :
0-7695-2433-8
Type :
conf
DOI :
10.1109/DSD.2005.82
Filename :
1559841
Link To Document :
بازگشت