DocumentCode :
2796861
Title :
A 1.8-GHz self-calibrated phase-locked loop with precise I/Q matching
Author :
Park, Chan-Hong ; Kim, Jin Wook ; Kim, Beomsup
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
fYear :
2000
fDate :
2000
Firstpage :
81
Lastpage :
84
Abstract :
A 1.8 GHz phase-locked loop (PLL) with a self-calibration circuit implemented in 0.35 μm CMOS process is presented. The calibration circuit continuously adjusts the delay mismatches among the delay cells in a ring-type voltage controlled oscillator (VCO) and automatically cancels the phase offsets in the multi-phase clock signals generated from the VCO. An edge-combining fractional-N frequency synthesizer with the self-calibrated PLL has been implemented and successfully eliminates -13 dBc fractional spur due to the delay mismatches in the VCO
Keywords :
CMOS logic circuits; calibration; delays; digital phase locked loops; frequency synthesizers; voltage-controlled oscillators; 0.35 mum; 1.8 GHz; CMOS process; VCO; delay cells; delay mismatch adjustment; digital control logic; edge-combining fractional-N frequency synthesizer; multi-phase clock signals; phase offsets cancellation; precise I/Q matching; ring-type voltage controlled oscillator; self-calibrated PLL; self-calibrated phase-locked loop; self-calibration circuit; Calibration; Circuits; Clocks; Computer science; Delay; Frequency synthesizers; Phase frequency detector; Phase locked loops; Signal generators; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASICs, 2000. AP-ASIC 2000. Proceedings of the Second IEEE Asia Pacific Conference on
Conference_Location :
Cheju
Print_ISBN :
0-7803-6470-8
Type :
conf
DOI :
10.1109/APASIC.2000.896913
Filename :
896913
Link To Document :
بازگشت