DocumentCode :
2800878
Title :
Practical techniques to reduce skew and its variations in buffered clock networks
Author :
Venkataraman, Ganesh ; Jayakumar, Nikhil ; Hu, Jiang ; Li, Peng ; Khatri, Sunil ; Rajaram, Anand ; McGuinness, Patrick ; Alpert, Charles
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
fYear :
2005
fDate :
6-10 Nov. 2005
Firstpage :
592
Lastpage :
596
Abstract :
Clock skew is becoming increasingly difficult to control due to variations. Link based non-tree clock distribution is a cost-effective technique for reducing clock skew variations. However, previous works based on this technique were limited to unbuffered clock networks and neglected spatial correlations in the experimental validation. In this work, we overcome these shortcomings and make the link based non-tree approach feasible for realistic designs. The short circuit risk and multi-driver delay issues in buffered non-tree clock networks are investigated. Our approach is validated with SPICE based Monte Carlo simulations, considering spatial correlations among variations. The experimental results show that our approach can reduce the maximal skew by 47%, improve the skew yield from 15% to 73% on average with a decrease on the total wire and buffer capacitance.
Keywords :
Monte Carlo methods; clocks; integrated circuit design; SPICE based Monte Carlo simulation; buffer capacitance; buffered clock network; clock skew reduction; clock skew variation; multidriver delay; nontree clock distribution; short circuit risk; wire capacitance; Capacitance; Clocks; Delay; Driver circuits; Instruments; Intelligent networks; Resistors; SPICE; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2005. ICCAD-2005. IEEE/ACM International Conference on
Print_ISBN :
0-7803-9254-X
Type :
conf
DOI :
10.1109/ICCAD.2005.1560135
Filename :
1560135
Link To Document :
بازگشت