DocumentCode
2801935
Title
A novel digital calibration technique for gain and offset mismatch in parallel TIΣΔ ADCs
Author
Beydoun, Ali ; Nguyen, Van-Tam ; Loumeau, Patrick
Author_Institution
LTCI, TELECOM ParisTech, Paris, France
fYear
2010
fDate
14-19 March 2010
Firstpage
4158
Lastpage
4161
Abstract
Time interleaved sigma-delta architecture is a potential candidate for high bandwidth analog to digital converters required for reconfigurable, versatile and multistandard receivers. However, this architecture is very sensitive to the unavoidable gain and offset mismatch resulting from the manufacturing process. This paper presents a novel digital calibration method for gain and offset mismatch. This new method takes advantage of the digital signal processing on each channel to reconstruct the useful signal and requires only few logic components for implementation. The run time calibration is estimated to 10 and 15 clock cycles for offset and gain mismatches respectively.
Keywords
sigma-delta modulation; signal processing; clock cycles; digital calibration technique; gain mismatch; offset mismatch; parallel TIΣΔ ADC; sigma-delta architecture; Analog-digital conversion; Bandwidth; Calibration; Delta-sigma modulation; Digital filters; Hardware; Interpolation; Receivers; Signal to noise ratio; Switches; analog-to-digital conversion; calibration; gain and offset mismatch; sigma-delta; time-interleaving;
fLanguage
English
Publisher
ieee
Conference_Titel
Acoustics Speech and Signal Processing (ICASSP), 2010 IEEE International Conference on
Conference_Location
Dallas, TX
ISSN
1520-6149
Print_ISBN
978-1-4244-4295-9
Electronic_ISBN
1520-6149
Type
conf
DOI
10.1109/ICASSP.2010.5495721
Filename
5495721
Link To Document