DocumentCode :
2803911
Title :
Multi-visit TAMs to Reduce the Post-Bond Test Length of 2.5D-SICs with a Passive Silicon Interposer Base
Author :
Chi, Chun-Chuan ; Marinissen, Erik Jan ; Goel, Sandeep Kumar ; Wu, Cheng-Wen
Author_Institution :
IMEC vzw, Leuven, Belgium
fYear :
2011
fDate :
20-23 Nov. 2011
Firstpage :
451
Lastpage :
456
Abstract :
2.5D Stacked ICs (2.5D-SICs) consist of multiple active dies (or 3D towers of active dies), which are placed side-by-side on top of and interconnected through a passive silicon interposer base which contains Through-Silicon Vias (TSVs). A previously presented post-bond test and Design-for-Test(DfT) strategy for such 2.5D-SICs implements a serial Test Access Mechanism (TAM) for interposer and micro-bump testing. In addition, it tries to identify an as-wide-as-possible set of functional interposer interconnects that can be reused as parallel TAMs to the various dies. In this paper, we extend that approach with the concept of Multi-Visit TAMs, i.e., parallel TAMs which are allowed to visit the same die more than once. For minimal additional hardware costs, the Multi-Visit TAMs succeed significantly more often in identifying a valid parallel TAM and achieve significantly lower test lengths.
Keywords :
design for testability; integrated circuit testing; three-dimensional integrated circuits; design-for-test; multivisit TAM; passive silicon interposer base; post-bond test length; stacked IC; test access mechanism; through-silicon vias; Computer architecture; Integrated circuit interconnections; Optimization; Partitioning algorithms; Poles and towers; Testing; Three dimensional displays; 2.5D; SIC; TAM; interposer; multi-visit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
ISSN :
1081-7735
Print_ISBN :
978-1-4577-1984-4
Type :
conf
DOI :
10.1109/ATS.2011.36
Filename :
6114771
Link To Document :
بازگشت