DocumentCode
2811801
Title
Timing consideration in synchronous system level design
Author
Siddamal, Saroja V. ; Banakar, R.M. ; Jinaga, B.C.
Author_Institution
Dept. of ENC, B.V. Bhoomaraddi Coll. Hubli, Hyderabad, India
fYear
2011
fDate
10-12 Feb. 2011
Firstpage
532
Lastpage
534
Abstract
This paper describes the architecture of system level design for the analysis of fiber parameters for one simulation step considering the synchronous and timing issues. The challenge in realizing these systems is not only the hardware but also complex control design that marshals the data flow. In a well-thought-out system level design approach it is necessary in splitting the design into several sub-modules, each addressing the specific timing and synchronizing issues. For the split step Fourier algorithm a system level model is designed considering the data path and control architecture. The timing and synchronizing are considering in RTL validation using Xilinx device XC5VLX30TFF655 with speed grade -3.
Keywords
Fourier transforms; data flow analysis; optical fibre communication; RTL validation; Xilinx device XC5VLX30TFF655; complex control design; data control architecture; data flow; data path; fiber parameter analysis; split step Fourier algorithm; synchronous system level design architecture; Chirp; Computer languages; Datapath; Dispersion; SSFM; control unit; nonlinearity; synchronizing and timing issues;
fLanguage
English
Publisher
ieee
Conference_Titel
Communications and Signal Processing (ICCSP), 2011 International Conference on
Conference_Location
Calicut
Print_ISBN
978-1-4244-9798-0
Type
conf
DOI
10.1109/ICCSP.2011.5739379
Filename
5739379
Link To Document