DocumentCode :
2819263
Title :
Clock domain verification challenges and scalable solutions
Author :
Ashar, Pranav
Author_Institution :
Real Intent Inc., Sunnyvale, CA, USA
fYear :
2010
fDate :
10-12 June 2010
Firstpage :
66
Lastpage :
66
Abstract :
With chip-design risk at worrying levels, a verification methodology based on just linting and simulation does not cut it. Real Intent has demonstrated that identifying specific sources of verification complexity and deploying automatic customized technologies to tackle them surgically has benefit. Automatic and customized don´t go together at first glance. Whereas automatic deals with maximizing productivity in setup, analysis and debug, customized ensures comprehensiveness. That´s the challenge for clock-domain verification as well as for the plethora of other failure modes in modern chips. Clockdomain verification is certainly a case in point. Its complexity has grown tremendously:
Keywords :
program verification; clock domain verification challenges; clock-domain verification; clockdomain verification; plethora; scalable solutions; verification complexity; Clocks; Design optimization; Failure analysis; Frequency; Jitter; Logic; Metastasis; Productivity; Protocols; Surgery;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Level Design Validation and Test Workshop (HLDVT), 2010 IEEE International
Conference_Location :
Anaheim, FL
ISSN :
1552-6674
Print_ISBN :
978-1-4244-7805-7
Type :
conf
DOI :
10.1109/HLDVT.2010.5496661
Filename :
5496661
Link To Document :
بازگشت