Title :
GFCG: Glitch free combinational clock gating approach in nanometer VLSI circuits
Author :
Sudhakar, J. ; Prasad, A. Mallikarjuna ; Panda, Ajit Kumar
Author_Institution :
ECE Dept., Vignan´s Inst. of Eng. for Women, Vishakapatnam, India
Abstract :
Low power design is gaining prominence due to the increasing need of battery operated portable devices with high computing capability. It is the critical issue in ASIC design, as featured size is scaled down. The reliability of integrated circuit depends on the heat dissipated in the circuit. A large fraction of the power consumed is due to the clock distribution network and the high switching activity at the nodes. Clock Gating is the well-known power-saving technique used to reduce the clock power. To save power, clock gating refers to triggering the clocks in a logic block only when there is work to be done. Every unit on the chip has a power reduction plan, and almost every Functional Unit Block (FUB) contains clock gating logic. In this paper, we explain the way of Glitch reduction for ISCAS 85 bench mark circuits using combinational clock gating principle. The functionality of bench mark circuits are verified using Cadence physical flow with RTL compiler.
Keywords :
VLSI; application specific integrated circuits; clocks; combinational circuits; low-power electronics; ASIC; Cadence physical flow; Glitch reduction; ISCAS 85 bench mark circuits; RTL compiler; glitch free combinational clock gating approach; low power design; nanometer VLSI circuits; power-saving technique; Clocks; Combinational circuits; Logic gates; Power dissipation; Registers; Switches; ALU; ASIC; Benchmark circuits; CEC; combinational clock gating; low power dissipation;
Conference_Titel :
Electronics and Communication Systems (ICECS), 2015 2nd International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-7224-1
DOI :
10.1109/ECS.2015.7124828