Title :
Extraction of the trap density at the gate periphery using the gated diode array for giga-bit DRAMs
Author :
Suzuki, Hiroshi ; Kojima, Manabu ; Nara, Yasuo
Author_Institution :
Fujitsu Labs. Ltd., Atsugi, Japan
Abstract :
Gated diode arrays which have varied peripheral length around the gates are proposed to evaluate the leakage current at the gate periphery of deep sub-micron devices. Due to the high electric field at the gate edge in deep sub-micron devices, the leakage current is enhanced by trap-assisted tunneling. The leakage currents at the gate edge were measured independently of the junction bias voltage with the gated diode arrays. This allows extraction of the trap density at the gate edge, even for deep sub-micron devices with high doping concentration. This method is useful for extraction of the trap density at the gate edge, which is the key parameter for control of the junction leakage current, for deep sub-micron devices in giga-bit DRAM
Keywords :
DRAM chips; electric fields; electron traps; electronic density of states; hole traps; integrated circuit reliability; integrated circuit testing; leakage currents; logic arrays; semiconductor diodes; tunnelling; DRAMs; doping concentration; gate edge electric field; gate edge trap density; gate periphery; gated diode array; gated diode arrays; junction bias voltage; junction leakage current control; leakage current; peripheral length; trap density; trap-assisted tunneling; Channel bank filters; Current measurement; Data mining; Diodes; Doping; Laboratories; Leakage current; Random access memory; Testing; Voltage;
Conference_Titel :
Microelectronic Test Structures, 1999. ICMTS 1999. Proceedings of the 1999 International Conference on
Conference_Location :
Goteborg
Print_ISBN :
0-7803-5270-X
DOI :
10.1109/ICMTS.1999.766228