DocumentCode :
2825374
Title :
Low power architectures for the MAP decoder with optimized memory sizes
Author :
Atluri, Indrajit ; Arslan, Tughrul
Author_Institution :
Sch. of Eng. & Electron., Edinburgh Univ., UK
Volume :
3
fYear :
2003
fDate :
27-30 Dec. 2003
Firstpage :
1520
Abstract :
In the context of iterative decoding using the turbo codes, the Log-MAP algorithm offers the best performance when compared to the Max-Log-MAP and the Viterbi algorithms. Decoders employing the Log-MAP algorithm require large amount of memory as either the forward or backward state metrics have to be stored for the whole block being processed, before the final log likelihood decisions are obtained. Hence, memory optimization is a vital issue in the implementation of the Log-MAP decoder. In this paper, the authors introduced a number of low power VLSI architectures for the Log-MAP decoder employing a reduced complexity technique of the forward recursive computation of the reverse state metrics in order to reduce memory storage. Power reduction in these decoder architectures is discussed for various sub-block lengths and compared with the conventional implementation of the Log-MAP decoder. The results demonstrated up to 35% power reduction.
Keywords :
VLSI; iterative decoding; logic design; maximum likelihood decoding; turbo codes; Log-MAP algorithm; MAP decoder; VLSI; low power architectures; optimized memory sizes; turbo codes; Computer architecture; Equations; Iterative algorithms; Iterative decoding; Modems; Niobium; Power engineering and energy; Turbo codes; Very large scale integration; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003 IEEE 46th Midwest Symposium on
ISSN :
1548-3746
Print_ISBN :
0-7803-8294-3
Type :
conf
DOI :
10.1109/MWSCAS.2003.1562585
Filename :
1562585
Link To Document :
بازگشت