DocumentCode :
2827700
Title :
Hardware implementations for digital filters with low coefficient sensitivity
Author :
Maskell, D.L.
Author_Institution :
Dept. of Electr. & Comput. Eng., James Cook Univ., North Queensland, Qld., Australia
fYear :
1991
fDate :
11-14 Jun 1991
Firstpage :
504
Abstract :
Hardware structures which take advantage of the low sensitivity properties of cascaded second-order sections based upon complex first-order allpass sections are investigated. A bit serial multiplier module which implements the dual multiplier structure of the complex allpass section is discussed. In addition, a serial/parallel structure is introduced to take advantage of a reduced signed digital number scheme implementation. Comparisons between the hardware implementations of the complex allpass form and the cascaded second-order direct form are given
Keywords :
all-pass filters; digital filters; roundoff errors; bit serial multiplier module; cascaded second-order direct form; cascaded second-order sections; complex first-order allpass sections; digital filters; dual multiplier structure; hardware implementations; low coefficient sensitivity; low sensitivity properties; reduced signed digital number scheme; serial/parallel structure; Arithmetic; Cutoff frequency; Digital filters; Equations; Filtering; Hardware; Microprocessors; Noise figure; Polynomials; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
Type :
conf
DOI :
10.1109/ISCAS.1991.176383
Filename :
176383
Link To Document :
بازگشت