Title :
Fault tolerant arbiters for synchronous multiple bus systems
Author :
Mahmud, Syed Masud ; Shetty, Suhas ; Karamatas, Chris P. ; Gopalakrishna, Pattabhiraman
Author_Institution :
Dept. of Electr. & Comput. Eng., Wayne State Univ., Detroit, MI, USA
Abstract :
An arbitration circuit for a multiple bus system was designed using M number of N-to-1 arbiters and one M-user B-server (M-to-B) arbiter, where M, N and B are the number of memory modules, processors and buses, respectively. A new design of an M -to-B arbiter was presented by S.M. Mahmud and M. Showkat-Ul-Alam (1990), but this arbiter does not work properly when one or more buses become faulty, and does not have the reconfigurable feature. The authors present the design of a reconfigurable M-to-B arbiter. The performance of the arbiter has been evaluated using simulation. The results show that the arbiters work as they are supposed to under different bus fault conditions
Keywords :
computer interfaces; fault tolerant computing; M-to-B arbiter; arbitration circuit; bus fault conditions; fault-tolerant arbiters; reconfigurable feature; simulation; synchronous multiple bus systems; Circuit faults; Circuit simulation; Costs; Delay; Fault tolerant systems; Multiprocessing systems;
Conference_Titel :
Circuits and Systems, 1991., IEEE International Sympoisum on
Print_ISBN :
0-7803-0050-5
DOI :
10.1109/ISCAS.1991.176544