DocumentCode
2830693
Title
Two-stage reconfigurable computing system architecture
Author
Deng, Yan-Xiang ; Hwang, Chao-Jang ; Lou, Der-Chyuan
Author_Institution
Dept. of Comput. Sci. & Eng., Yuan Ze Univ., Taoyuan, Taiwan
fYear
2005
fDate
16-18 Aug. 2005
Firstpage
389
Lastpage
394
Abstract
There are many successful applications of reconfigurable computing architecture. They can be implemented into reconfigurable computing system according to their function algorithms usually. But, due to the influence of Gordon Moore´s Law on FPGA (field programmable gate arrays) structure, the gate array sizes have been expanded widely under the technology of VLSI (ultra large scale integration). So, Using FPGAs to implement the design of function level is waste of reconfigurable units. Therefore, how to build a powerful reconfigurable computing architecture is an important research topic. In this article, a new reconfigurable computing architecture named TSRCS (two-stage reconfigurable computing system) is proposed. The concept of TSRCS is to split the reconfiguration into two stages, one is SSR (system-stage reconfiguration) and another is FSR (function-stage reconfiguration). The SSR dynamically rebuilds routing networks that connect between RFBs (reconfigurable function blocks) but the FSR busily reconfigures RFBs following some computing algorithm that we want to do. The TSRCS can dynamic change not only the system architecture but also any function. The advantages of using TSRCS to implement a system are flexible architecture, varied functions, open system, and changeable performance but the disadvantage is longer construction. In this paper, a new design method is proposed which can combine the forte of software and hardware to build a new system architecture and the research results have important contribution to computer science.
Keywords
reconfigurable architectures; function-stage reconfiguration; reconfigurable function blocks; system-stage reconfiguration; two-stage reconfigurable computing system architecture; Computer applications; Computer architecture; Computer networks; Design methodology; Field programmable gate arrays; Moore´s Law; Open systems; Routing; Ultra large scale integration; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Systems Engineering, 2005. ICSEng 2005. 18th International Conference on
Print_ISBN
0-7695-2359-5
Type
conf
DOI
10.1109/ICSENG.2005.85
Filename
1562882
Link To Document