DocumentCode :
2834493
Title :
Test set compaction procedure for combinational circuits based on decomposition tree
Author :
Andreeva, Valentina
Author_Institution :
Dept. of Appl. Math. & Cybern., Tomsk state Univ., Tomsk, Russia
fYear :
2011
fDate :
9-12 Sept. 2011
Firstpage :
251
Lastpage :
254
Abstract :
In this paper a procedure of compaction a test set for combinational circuits is considered. The compaction procedure is oriented to a test set that represented as set of test cubes. The main idea of compaction a test cubes is to find all maximally compatible subsets by constructing decomposition tree. An irredundant cover of test cubes by all maximally compatible subsets allows finding minimal or close to minimal size of test pattern setting. Experimental results for benchmark circuits demonstrate the efficiency of the suggested compaction procedure.
Keywords :
benchmark testing; circuit testing; set theory; trees (mathematics); benchmark circuit; combinational circuit; decomposition tree; test cube set; test pattern setting; test set compaction procedure; Circuit faults; Combinational circuits; Compaction; Integrated circuit modeling; Merging; Sequential circuits; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2011 9th East-West
Conference_Location :
Sevastopol
Print_ISBN :
978-1-4577-1957-8
Type :
conf
DOI :
10.1109/EWDTS.2011.6116596
Filename :
6116596
Link To Document :
بازگشت