DocumentCode :
2836094
Title :
Virtual tester development using HDL/PLI
Author :
Kamran, Arezoo ; Nemati, Nastaran ; Kohan, Somayeh Sadeghi ; Navabi, Zainalabedin
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
fYear :
2010
fDate :
17-20 Sept. 2010
Firstpage :
412
Lastpage :
415
Abstract :
As digital systems become more complex, testing these complicated systems faces more challenges. One extreme is to use an ATE that tests our chip under control of a complex high level test program. Unfortunately the ATE is incapable of performing at-speed testing on a chip. The other extreme is to embed a complicated BIST hardware inside the chip that is responsible of testing the whole chip. This is a great idea but unfortunately occupies the valuable available area on the die that must be used for implementing ever increasing demand for digital functionality. In addition, BIST insertion leads to power and timing overhead and a drop in yield. In this paper we propose an intermediate method we call virtual tester, an interfacing hardware sits between ATE and a chip. ATE triggers the virtual tester and after that all testing procedure is performed under the control of the virtual tester at the native speed of the under test chip.
Keywords :
automatic test equipment; built-in self test; ATE; BIST insertion; HDL; digital system; high level test program; virtual tester development; Built-in self-test; Circuit faults; Discrete Fourier transforms; Flip-flops; Hardware; Hardware design languages;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2010 East-West
Conference_Location :
St. Petersburg
Print_ISBN :
978-1-4244-9555-9
Type :
conf
DOI :
10.1109/EWDTS.2010.5742156
Filename :
5742156
Link To Document :
بازگشت