Title :
Analog VLSI design of multi-phase voltage doublers with frequency regulation
Author :
Qiu, Fengjing ; Starzyk, Janusz A. ; Jan, Ying-Wei
Author_Institution :
Ohio Univ., Athens, OH, USA
Abstract :
This paper proposes a new organization of charge pump circuits based on a voltage doubler that takes a DC input and outputs a doubled DC voltage. By cascading n multi-phase voltage doublers (MPVD), the resulting charge pump has the voltage gain equal to 2n. It needs n clock pairs to control the pumping process, MPVD is a minimum capacitance realization of the switched-capacitor based voltage doubler. An n-stage MPVD needs n+1 capacitors and 2n switches. To avoid the short circuit during switching, a dock pairs generator is used to achieve multi-phase non-overlapping clock pairs. A frequency regulator is designed to lower the charging frequency when the load becomes lighter, thus reducing the power loss during switching. A 2-stage MPVD is implemented in the Orbit 2.0 μm analog CMOS technology. The simulation results show that the output voltage is 3.995 times the power supply. By using the frequency regulator, the power efficiency is dramatically improved when the load becomes lighter
Keywords :
VLSI; analogue multipliers; frequency control; integrated circuit design; voltage multipliers; 2 mum; DC input; Orbit; analog CMOS technology; analog VLSI design; charge pump; charge pump circuits; dock pairs generator; doubled DC voltage; frequency regulation; frequency regulator; multi-phase non-overlapping clock pairs; multi-phase voltage doublers; power efficiency; power loss during switching; short circuit; simulation; switched-capacitor based voltage doubler; voltage doubler; CMOS technology; Capacitance; Charge pumps; Circuits; Clocks; Frequency; Process control; Regulators; Very large scale integration; Voltage control;
Conference_Titel :
Mixed-Signal Design, 1999. SSMSD '99. 1999 Southwest Symposium on
Conference_Location :
Tucson, AZ
Print_ISBN :
0-7803-5510-5
DOI :
10.1109/SSMSD.1999.768582