DocumentCode
2848769
Title
Fast test generation for sequential circuits
Author
Kelsey, T.P. ; Saluja, K.K.
Author_Institution
AT&T Bell Lab., Naperville, IL, USA
fYear
1989
fDate
5-9 Nov. 1989
Firstpage
345
Lastpage
347
Abstract
An efficient sequential circuit test generation algorithm is presented. The algorithm is based on PODEM and uses a nine-valued logic model. Among the novel features of the algorithm are use of an initial time-frame algorithm and correct implementation of a solution to the previous state information problem. The initial time-frame algorithm determines the number of time-frames required to excite the fault under test and the number of time-frames required to observe the excited fault. This step saves the test generator from doing unnecessary search in the input space. Test generation is done strictly in forward time. The algorithm saves good machine circuit state after test generation to aid in future test generation. Faulty machine state is set to unknown whenever test generation for a fault is begun. This solves the previous state information problem, which has often been ignored by existing test generators.<>
Keywords
integrated circuit testing; logic testing; many-valued logics; sequential circuits; PODEM; excited fault; fault under test; forward time; initial time-frame algorithm; nine-valued logic model; previous state information problem; sequential circuit test generation algorithm; sequential circuits; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Iterative algorithms; Iterative methods; Logic arrays; Logic testing; Sequential analysis; Sequential circuits;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer-Aided Design, 1989. ICCAD-89. Digest of Technical Papers., 1989 IEEE International Conference on
Conference_Location
Santa Clara, CA, USA
Print_ISBN
0-8186-1986-4
Type
conf
DOI
10.1109/ICCAD.1989.76889
Filename
76889
Link To Document