Title :
Module assignment and interconnect sharing in register-transfer synthesis of pipelined data paths
Author :
Park, N. ; Kurdahi, F.J.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Irvine, CA, USA
Abstract :
The authors present a novel approach to the problem of register-transfer (RT) design optimization of pipelined data paths. They perform module assignment with the goal of maximizing the interconnect sharing between RT-level components. The interconnect sharing task is modeled as a constrained clique partitioning problem. They have developed a fast and efficient polynomial time heuristic procedure to solve this problem. This procedure is 30-50 times faster than other existing heuristics while still producing better results for the authors´ purposes.<>
Keywords :
circuit layout CAD; computational complexity; constrained clique partitioning problem; interconnect sharing; maximisation; module assignment; pipelined data paths; polynomial time heuristic procedure; register-transfer design optimization; register-transfer synthesis; Constraint optimization; Costs; Delay; Design optimization; Finite impulse response filter; Flow graphs; Packaging; Pipelines; Polynomials; Wiring;
Conference_Titel :
Computer-Aided Design, 1989. ICCAD-89. Digest of Technical Papers., 1989 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-1986-4
DOI :
10.1109/ICCAD.1989.76895