• DocumentCode
    285113
  • Title

    Architectural synthesis for digital neural networks

  • Author

    Torbey, Elie ; Haroun, Baher

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, Que., Canada
  • Volume
    2
  • fYear
    1992
  • fDate
    7-11 Jun 1992
  • Firstpage
    601
  • Abstract
    Using automated synthesis techniques, the design cycle of digital implementations of neural networks can be reduced and the design space can be reduced and the design space can be extensively searched. This will lead to the development of inexpensive commercial hardware for neural real time applications that satisfy response time and silicon area constraints. The authors present an automated architectural synthesis methodology for implementing digital neural networks. The synthesis approach and the trade-offs involved in the designs are presented. The synthesis is based on VLSI multiple-bus/functional unit architectures with internal parallelism. The functional units used in these architectures, their components, and features are discussed. Examples of various architectures for backpropagation and counterpropagation neural networks used in robotic and signal processing applications are also presented
  • Keywords
    CAD; neural nets; parallel architectures; automated architectural synthesis; automated synthesis; backpropagation; counterpropagation; digital neural networks; Backpropagation; Delay; Hardware; Network synthesis; Neural networks; Robots; Signal processing; Signal synthesis; Silicon; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Neural Networks, 1992. IJCNN., International Joint Conference on
  • Conference_Location
    Baltimore, MD
  • Print_ISBN
    0-7803-0559-0
  • Type

    conf

  • DOI
    10.1109/IJCNN.1992.226922
  • Filename
    226922