DocumentCode :
2852916
Title :
Analyzing the risk of timing modeling based on path delay tests.
Author :
Bastani, Pouria ; Lee, Benjamin N. ; Wang, Li.-C. ; Sundareswaran, Savithri ; Abadir, Magdy S.
Author_Institution :
Dept. of ECE, California Univ., Santa Barbara, CA
fYear :
2007
fDate :
21-26 Oct. 2007
Firstpage :
1
Lastpage :
10
Abstract :
As technology scales, it is becoming increasingly difficult for simulation and timing models to accurately predict silicon timing behavior. When a collection of chips fail in timing in a similar way, diagnosis and silicon debug look to find the root-causes for the failure. However, little work has been done to develop a methodology that looks for useful design information in the good-chip data. This paper describes a path-based methodology that correlates measured path delays from the good chips, to the path delays predicted by timing analysis. We explain how to utilize this methodology for evaluating the risk of timing modeling.
Keywords :
failure analysis; integrated circuit modelling; integrated circuit testing; timing; path delay tests; path-based methodology; risk analysis; silicon chip failure; timing analysis; timing modeling; Data analysis; Data mining; Delay; Failure analysis; Predictive models; Risk analysis; Semiconductor device measurement; Silicon; Testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2007. ITC 2007. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4244-1127-6
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2007.4437587
Filename :
4437587
Link To Document :
بازگشت