Title :
A chip compiler for rate-optimal multiprocessor schedules
Author :
Kim, Hyeong-Kyo ; Barnwell, Thomas P., III
Author_Institution :
Sch. of Electr. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
Discusses an integrated circuit chip compiler which is composed of three components: an optimal cyclo-static scheduler, a circuit generator, and the LAGER system. The chip compiler takes an algorithm described by a fully specified flow graph as input, and generates as output a complete integrated circuit chip set which realizes an optimal cyclo-static multiprocessor implementation of the input graph. The cyclo-static scheduler and the LAGER system are preexisting tools. To complete the chip compiler, the authors describe the circuit generator. The major role of the circuit generator is to bridge the gap between the cyclo-static scheduler and LAGER. The authors describe the total system with specific emphasis on the circuit generator, and illustrate the compilation process with a simple example
Keywords :
VLSI; application specific integrated circuits; circuit CAD; digital signal processing chips; multiprocessing systems; LAGER system; chip compiler; circuit generator; compilation process; cyclo-static multiprocessor; flow graph; optimal cyclo-static scheduler; rate-optimal multiprocessor schedules; Circuits; Delay; Digital signal processing; Digital signal processing chips; Flow graphs; Optimal scheduling; Processor scheduling; Scheduling algorithm; Signal processing algorithms; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
DOI :
10.1109/ISCAS.1992.230175