Title :
An integrated hardmask/poly RIE process for sub-0.25 um gate etch
Author :
Shah, Shailesh ; Andrews, John ; Goss, Michael ; Kurjansky, Rich
Abstract :
Summary form only given. We have evaluated an integrated Polysilicon etch process for sub-0.25 um logic products by combining the dielectric hardmask open and poly etches into a one-pass reactive ion etch (RIE) process using a low-pressure TCP Poly etch tool. With this process we also investigated a CD line-width reduction etch (Trim) in which the Polysilicon line-width was significantly reduced to increase device speed. One advantage to be expected from this Trim etch would be an improved line-width control. The low-pressure environment ensures less lateral attack of the resist from the etch species during the mask open and allows better control of gate line-width, across-wafer and across-chip
Keywords :
elemental semiconductors; masks; silicon; sputter etching; 0.25 micron; CD linewidth control; Si; Trim; dielectric hardmask; integrated process; logic product; low-pressure TCP tool; polysilicon gate; reactive ion etching; CMOS process; Chemistry; Dielectric films; Dielectric materials; Dry etching; Manufacturing processes; Oxygen; Resists; Semiconductor device manufacture; Wet etching;
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 2000 IEEE/SEMI
Conference_Location :
Boston, MA
Print_ISBN :
0-7803-5921-6
DOI :
10.1109/ASMC.2000.902598