DocumentCode
2875652
Title
Efficiency-Aware QoS DRAM Scheduler
Author
Su, Menghao ; Gao, Xiang ; Chen, Yunji ; Liu, Qi ; Zhang, Longbing
Author_Institution
Inst. of Comput. Technol., Chinese Acad. of Sci., Beijing, China
fYear
2009
fDate
9-11 July 2009
Firstpage
223
Lastpage
226
Abstract
For most SoCs, off-chip DRAM is an important resource that is shared by many heterogeneous function units(FU).To meet different memory access requirements by these FUs,it is crucial that the memory subsystem is capable of providing different quality of service(QoS).Due to the nature of DRAM, the available bandwidth greatly depends on the memory access sequence. However,conventional schedulers are not aware of the variable bandwidth.In this paper, a QoS scheduler is proposed by recognizing the inefficiency caused by ongoing memory accesses.The experimental results show that, the scheduler can provide bandwidth guarantee for bandwidth sensitive FUs even in the worst case scenarios. And low latency for latency sensitive FUs can be achieved when the bus is below the saturation point.
Keywords
DRAM chips; processor scheduling; quality of service; system-on-chip; SoC; efficiency-aware QoS DRAM scheduler; heterogeneous function units; memory access requirements; memory subsystem; quality of service; saturation point; system-on-chip; Bandwidth; Channel allocation; Computer architecture; Delay; Filtering; Filters; Processor scheduling; Quality of service; Random access memory; Shape control;
fLanguage
English
Publisher
ieee
Conference_Titel
Networking, Architecture, and Storage, 2009. NAS 2009. IEEE International Conference on
Conference_Location
Hunan
Print_ISBN
978-0-7695-3741-2
Type
conf
DOI
10.1109/NAS.2009.49
Filename
5197327
Link To Document