Title :
A 150ns CMOS 64K EPROM using N-well technology
Author :
Miyasaka, K. ; Higuchi, Masanori ; Shirai, Keigo ; Tanaka, I.
Author_Institution :
Fujitsu Ltd., Kawasaki, Japan
Abstract :
THE STRONG NEED for low power, high density, high perform??ance CMOS EPROMs has been established by the evolution of faster and denser low power microprocessors, due to their de?? pendence on convenient program storage memories. This require??ment was met initially bl the 4K CMOS EPROM1 and later by the 16K CMOS EPROM using P-well CMOS technology. This paper will discuss an SK x 8 CMOS EPROM* using double-polysilicon, P-sub N-well CMOS technology 4 ; Figure I. Memory cells have been fabricated on the P-type substrate and surrounded by a guard ring to avoid any latchup phenomena which may be caused by carrier injection into the bulk of the cell array during programming. CMOS peripheral circuits have been used to achieve fast access times and sub-microampere standby current.
Keywords :
CMOS technology; EPROM; Electronics packaging; Electrons; Insulation; Nonvolatile memory; Semiconductor device measurement; Solid state circuits; Switching circuits; Writing;
Conference_Titel :
Solid-State Circuits Conference. Digest of Technical Papers. 1982 IEEE International
Conference_Location :
San Francisco, CA, USA
DOI :
10.1109/ISSCC.1982.1156423