DocumentCode
2876996
Title
A Novel Asynchronous e-FPGA Architecture for Security Applications
Author
Beyrouthy, Taha ; Razafindraibe, Alin ; Fesquet, Laurent ; Renaudin, Marc ; Chaudhuri, Sumanta ; Guilley, Sylvain ; Danger, Jean-Luc ; Hoogvorst, Philippe
Author_Institution
TIMA Lab., Inst. Nat. Polytech. de Grenoble, Grenoble, France
fYear
2007
fDate
12-14 Dec. 2007
Firstpage
369
Lastpage
372
Abstract
With the growing security needs of applications such as homeland security or banking, the frequent updates in cryptographic standards and the high ASIC costs, the ciphering algorithms on an asynchronous embedded FPGA co-processor are becoming a viable alternative. Within the SAFE project, a novel architecture of asynchronous e-FPGA has been proposed. This architecture is natively robust against side channel attacks such as simple and differential power analysis or clock based fault attacks. Simulation-based security proofs are also presented.
Keywords
asynchronous circuits; cryptography; field programmable gate arrays; ASIC costs; asynchronous E FPGA architecture; ciphering algorithms; cryptographic standards; security applications; simulation based security proofs; Application specific integrated circuits; Banking; Clocks; Coprocessors; Costs; Cryptography; Field programmable gate arrays; National security; Robustness; Terrorism;
fLanguage
English
Publisher
ieee
Conference_Titel
Field-Programmable Technology, 2007. ICFPT 2007. International Conference on
Conference_Location
Kitakyushu
Print_ISBN
978-1-4244-1471-0
Electronic_ISBN
978-1-4244-1472-7
Type
conf
DOI
10.1109/FPT.2007.4439288
Filename
4439288
Link To Document