Title :
Thermal and Electrical Performance Enhancement with a Cost-Effective Packaging for High Speed Memory Chips
Author :
Li-Cheng Shen ; Chien-Wei Chien ; Tao-Chih Chang ; Tsung-Fu Yang ; Wen-Chih Chen ; Yin-Po Hung ; Cheng-Ta Ko ; Yuan-Chang Lee ; Ying-Ching Shih ; Wei, I. ; Lei, Changhui
Author_Institution :
Ind. Technol. Res. Inst., Hsinchu
fDate :
May 29 2007-June 1 2007
Abstract :
By properly incorporating wafer level package (WLP) and chip embedded processes, a type II chip-in-substrate package (CiSP) without ultra-thin chips is developed for high speed memory devices in this paper. According to the design concept of the type II CiSP, a hybrid process using build-up technologies in wafer level and COG-based (chip-on-glass) transfer bonding is explored to implement the JEDEC-compliant DDR II component. It can be seen that the cost advantages of PCB-like CiSP and the electrical performance of WLP can be achieved simultaneously by adopting this proposed solution. A test vehicle of DDRII-667 memory chips provided by ProMos Technologies Inc. was studied here to demonstrate the feasibility of this developed packaging. Compared with the type I CiSP and the current w-BGA package, the performance is thermally and electrically enhanced.
Keywords :
embedded systems; integrated memory circuits; wafer level packaging; DDRII-667 memory chips; chip embedded processes; chip-on-glass transfer bonding; cost-effective packaging; electrical performance enhancement; high speed memory chips; thermal performance enhancement; type II chip-in-substrate package; ultra-thin chips; wafer level package; Costs; Electronic packaging thermal management; LAN interconnection; Microassembly; Semiconductor device packaging; Testing; Vehicles; Wafer bonding; Wafer scale integration; Wiring;
Conference_Titel :
Electronic Components and Technology Conference, 2007. ECTC '07. Proceedings. 57th
Conference_Location :
Reno, NV
Print_ISBN :
1-4244-0985-3
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2007.373854