Title :
VHDL-AMS modeling of a new PLL with an inverse sine phase detector (ISPD PLL)
Author :
Karray, Mohamed ; Seon, Jong Kug ; Charlot, JeanJacques ; Nasmoudi, N.
Author_Institution :
Dept. COMELEC, Ecole Nationale Superieure des Telecommun., Paris, France
Abstract :
For improving the performance of PLL, a sin-1(x) function generator has been substituted for a standard phase detector. The behavior of blocks have been modeled with VHDL-AMS at different abstraction levels and compared with experimental results. We point out that connections between the blocks may need some (impedance) adaptation and physical accurate models may not be absolutely necessary for an accurate simulation of the loop.
Keywords :
circuit simulation; hardware description languages; phase detectors; phase locked loops; ADVanceMS; PLL modeling; VHDL-AMS modeling; behavioral modeling; inverse sine phase detector; phase lock loop; standard phase detector; Bandwidth; Detectors; Equations; Frequency; Mathematical model; Phase detection; Phase locked loops; Signal generators; Steady-state; Voltage-controlled oscillators;
Conference_Titel :
Behavioral Modeling and Simulation, 2002. BMAS 2002. Proceedings of the 2002 IEEE International Workshop on
Print_ISBN :
0-7803-7634-X
DOI :
10.1109/BMAS.2002.1291062