DocumentCode :
288092
Title :
A general purpose, single chip video signal processing (VSP) architecture for image processing, coding and computer vision
Author :
Goodenough, J. ; Meacham, R.J. ; Morris, J.D. ; Seed, N.L. ; Ivey, P A
Author_Institution :
Silicon Syst. Group, Sheffield Univ., UK
fYear :
1994
fDate :
1994
Firstpage :
42370
Lastpage :
42373
Abstract :
This paper describes the architecture of a novel, internally multiprocessing, single chip VSP. The limitations of extended DSP architectures and conventional array processors are discussed in the context of the functional domains for image processing, coding and computer vision. Integration of a novel array processing core together with a RISC processor and intelligent memory management processor provide flexibility. The core architecture is a new enhanced array processor whose key features are: 2 bit datapath, dual processor mesh connected array planes and combined SIMD/systolic functionality. The core is optimised for 2D windowed operations, particularly 2D MAC and transforms. The device is expected to operate at 80 MHz on low voltage silicon and deliver in excess of 3 G Op s-1 in any target application
Keywords :
computer vision; digital signal processing chips; image coding; image processing equipment; parallel architectures; 2D MAC; 2D transforms; 2D windowed operations; 80 MHz; DSP architectures; RISC processor; SIMD; Si; array processing core; array processors; coding; computer vision; core architecture; functional domains; general purpose architecture; general purpose chip; image processing; intelligent memory management processor; multiprocessing chip; single chip VSP; single chip video signal processor; systolic array;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Parallel Architectures for Image Processing, IEE Colloquium on
Conference_Location :
London
Type :
conf
Filename :
369681
Link To Document :
بازگشت