Title :
Implementation and simulation of a cluster-based hierarchical NoC architecture for multi-processor SoC
Author :
Leng, Xianglun ; Xu, Ningyi ; Dong, Feng ; Zhou, Zucheng
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing, China
Abstract :
Future high-end SoC applications will require huge computation and communication capabilities, which are provided by multiple processing cores integrated by on-chip communication architecture. Network-on-chip (NoC) provides a structured way of realizing inter-core communications on silicon for highly parallel SoC. The design of our CHNoC (cluster-based hierarchical NoC) architecture is presented, together with simulation results. It provides scalable interconnection for hundreds of cores and clusters. An MPEG-4 decoder on our architecture illustrates the performance and feasibility of CHNoC.
Keywords :
decoding; multiprocessor interconnection networks; network-on-chip; MPEG-4 decoder; cluster-based hierarchical NoC architecture; intercore communications; multiple processing; multiprocessor SoC; network-on-chip; on-chip communication architecture; scalable interconnection; Computational modeling; Computer architecture; Decoding; Digital signal processing; Erbium; Hardware; Network topology; Network-on-a-chip; Scalability; Switches;
Conference_Titel :
Communications and Information Technology, 2005. ISCIT 2005. IEEE International Symposium on
Print_ISBN :
0-7803-9538-7
DOI :
10.1109/ISCIT.2005.1567085