DocumentCode :
2887463
Title :
Systolic multiple-valued DTW processor
Author :
Zhaozhi, Feng ; Shan, Hua ; Zeliu, Huang ; Faguan, Wan ; Xiuyao, Li ; Daowen, Chen
Author_Institution :
Nat. Lab. of Pattern Recognition, Inst. of Autom., Acad. Sinica, Beijing, China
fYear :
1991
fDate :
16-17 Jun 1991
Firstpage :
859
Abstract :
A new concept called `recursive systolic flow´ is proposed in this paper. It is adaptable to the formal algebraic design for complex systolic algorithm. A new systolic multiple-valued DTW (MV-DTW) processor is also presented which can achieve real-time isolated word recognition for large dictionaries. The MV-VLSI design proposed differs from previous systolic DTW design in that: ⟨1⟩ all data are represented in signed multiple-valued digits; ⟨2⟩ the algorithms are pipelined at bit level; ⟨3⟩ the processing elements are designed with MVPLAs; ⟨4⟩ data are passed between processing elements in a most significant bit first, serial fashion. The MV-DTW design has a high degree of concurrency and attains high data throughput. It is both flexible and modular
Keywords :
VLSI; digital signal processing chips; pipeline processing; speech analysis and processing; speech recognition; systolic arrays; VLSI design; concurrency; data throughput; dynamic time warp; most significant bit; multiple-valued DTW; pipelined; processing elements; real-time isolated word recognition; signed multiple-valued digits; Algorithm design and analysis; Automation; Concurrent computing; Dictionaries; Information science; Isolation technology; Pattern recognition; Speech recognition; Systolic arrays; Wide area networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991. Conference Proceedings, China., 1991 International Conference on
Conference_Location :
Shenzhen
Type :
conf
DOI :
10.1109/CICCAS.1991.184497
Filename :
184497
Link To Document :
بازگشت