DocumentCode :
2888241
Title :
Methods for computer estimation of word lengths for behaviorally synthesized digital ASICs
Author :
Kumar, Y. ; Knight, J.P.
Author_Institution :
Bell Northern Res., Ottawa, Ont., Canada
fYear :
1991
fDate :
4-8 Jan 1991
Firstpage :
17
Lastpage :
22
Abstract :
In digital ASICs with predefined algorithms, the optimal word length can be defined for each internal operator, bus and register, based on the accuracy needed at the ASIC outputs. If optimal word lengths are used, rather than merely choosing 8, 16 or 32 bits, then considerable silicon area may be saved. This paper describes methods of optimizing these word lengths in a form suitable for use by a behavioral circuit-synthesis program. The estimates are based on methods used in control systems and digital filters. Methods are described for circuits which may have nonlinearities but do not contain nonlinearities within feedback loops
Keywords :
application specific integrated circuits; circuit CAD; digital arithmetic; digital integrated circuits; behavioral circuit-synthesis program; behaviorally synthesized digital ASICs; computer estimation; feedback loops; internal operator; nonlinearities; word lengths; Application specific integrated circuits; Arithmetic; Circuit noise; Circuit synthesis; Cost function; Digital filters; Equations; Optimization methods; Registers; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1991. Proceedings., Fourth CSI/IEEE International Symposium on
Conference_Location :
New Delhi
Print_ISBN :
0-8186-2125-7
Type :
conf
DOI :
10.1109/ISVD.1991.185086
Filename :
185086
Link To Document :
بازگشت