DocumentCode :
2888354
Title :
Modeling and simulation of phase-locked loop with Verilog-A description for top-down design
Author :
Oura, Takao ; Hiraku, Yasuyuki ; Suzuk, T. ; Asai, Hideki
Author_Institution :
Shizuoka Univ., Hamamatsu, Japan
Volume :
1
fYear :
2004
fDate :
6-9 Dec. 2004
Firstpage :
549
Abstract :
In this work, we describe modeling and simulation methodologies by Verilog-A of the phase-locked loop (PLL). We model the affects by the variation of the power supply voltage to component circuits in the PLL. Then, we describe this effect by Verilog-A. The behavior of the circuit model described by Verilog-A is verified and the validity of this modeling is shown by the comparison with simulation results by HSPICE. Finally, it is shown that the application of Verilog-A is useful and practical in the design of analog-digital mixed-signal circuits.
Keywords :
SPICE; circuit simulation; hardware description languages; integrated circuit design; integrated circuit modelling; mixed analogue-digital integrated circuits; phase locked loops; HSPICE; Verilog-A description; analog-digital mixed-signal circuits; circuit model; component circuits; phase-locked loop modeling; phase-locked loop simulation; power supply voltage; top-down design; Analog circuits; Analog-digital conversion; Circuit simulation; Circuit synthesis; Hardware design languages; Large scale integration; Phase locked loops; Power supplies; Voltage; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8660-4
Type :
conf
DOI :
10.1109/APCCAS.2004.1412820
Filename :
1412820
Link To Document :
بازگشت