DocumentCode
2889152
Title
The high level design of the long accumulator chip
Author
Fleurkens, Hans ; Tangelder, Ronald
Author_Institution
Eindhoven Univ. of Technol., Netherlands
fYear
1991
fDate
4-8 Jan 1991
Firstpage
299
Lastpage
301
Abstract
The authors discuss an architecture and its high level description of a long accumulator chip suited for the exact calculation of the inner products of floating point numbers. A highly parallel implementation is developed using eight independent adder stations, which add products to two circular long accumulators. A dispatcher schedules each product to the best available station. To validate this architecture and to calculate its performance, a high level description is created. This description is made with ESCHER+, an interactive schematic entry tool with a built-in simulator. The resulting description showed to be the basis for the further implementation of the chip
Keywords
circuit CAD; digital arithmetic; integrated logic circuits; logic CAD; parallel architectures; ESCHER+; built-in simulator; floating point numbers; high level description; high level design; highly parallel implementation; inner products calculation; interactive schematic entry tool; long accumulator chip; Clocks; Contracts; Counting circuits; Flip-flops; Roundoff errors; Shift registers; Switches; Throughput;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 1991. Proceedings., Fourth CSI/IEEE International Symposium on
Conference_Location
New Delhi
Print_ISBN
0-8186-2125-7
Type
conf
DOI
10.1109/ISVD.1991.185142
Filename
185142
Link To Document