DocumentCode :
2894671
Title :
A scalable computing and memory architecture for variable block size motion estimation on Field-Programmable Gate Arrays
Author :
Moorthy, Theepan ; Ye, Andy
Author_Institution :
Dept. of Electr. & Comput. Eng., Ryerson Univ., Toronto, ON
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
83
Lastpage :
88
Abstract :
In this paper, we investigate the use of field-programmable gate arrays (FPGAs) in the design of a highly scalable variable block size motion estimation architecture for the H.264/AVC video encoding standard. The scalability of the architecture allows one to incorporate the system into low cost single FPGA solutions for low-resolution video encoding applications as well as into high performance multi-FPGA solutions targeting high-resolution applications. To overcome the performance gap between FPGAs and application specific integrated circuits, our algorithm intelligently increases its parallelism as the design scales while minimizing the use of memory bandwidth. The core computing unit of the architecture is implemented on FPGAs and its performance is reported. It is shown that the computing unit is able to achieve 28 frames per second (fps) performance for 640x480 resolution VGA video while incurring only 4% device utilization on a Xilinx XC5VLX330 FPGA. With 8 computing units at 37% device utilization, the architecture is able to achieve 31 fps performance for encoding full 1920x1088 progressive HDTV video.
Keywords :
application specific integrated circuits; field programmable gate arrays; high definition television; memory architecture; motion estimation; video coding; FPGA; H.264/AVC video encoding standard; HDTV video; VGA video; application specific integrated circuits; core computing unit; field-programmable gate arrays; memory architecture; memory bandwidth; scalable computing; variable block size motion estimation; Application specific integrated circuits; Automatic voltage control; Computer architecture; Costs; Encoding; Field programmable gate arrays; Memory architecture; Motion estimation; Parallel processing; Scalability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
Type :
conf
DOI :
10.1109/FPL.2008.4629912
Filename :
4629912
Link To Document :
بازگشت