DocumentCode
2896352
Title
Evaluating dynamic partial reconfiguration in the integer pipeline of a FPGA-based opensource processor
Author
Zaidi, Izhar ; Nabina, Atukem ; Canagarajah, CN ; Nunez-Yanez, Jose
Author_Institution
Dept. of Electr. & Electron. Eng., Univ. of Bristol, Bristol
fYear
2008
fDate
8-10 Sept. 2008
Firstpage
547
Lastpage
550
Abstract
This work explores the potential of sharing different arithmetic hardware operators tightly coupled to the integer pipeline of the open-source LEON3 processor. The idea is to map these modules to the same silicon area saving power consumption and area utilisation. The same strategy can be used to extend the architecture of processors optimized for applications with specific energy constraints. The proposed platform serves as a guideline to illustrate gains obtained through partial reconfiguration that need to adapt to changing standards and protocols with a limited number of resources.
Keywords
field programmable gate arrays; pipeline arithmetic; FPGA-based open source processor; LEON3; area utilisation; arithmetic hardware operators; dynamic partial reconfiguration; integer pipeline; power consumption; Arithmetic; Control systems; Costs; Energy consumption; Open source software; Pipelines; Power engineering and energy; Runtime; System testing; Vehicle dynamics;
fLanguage
English
Publisher
ieee
Conference_Titel
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location
Heidelberg
Print_ISBN
978-1-4244-1960-9
Electronic_ISBN
978-1-4244-1961-6
Type
conf
DOI
10.1109/FPL.2008.4630005
Filename
4630005
Link To Document