Title :
Multiple-Width Bus Partitioning Approach to Datapath Synthesis
Author :
Ahmadi, Arash ; Zwolinski, Mark
Author_Institution :
Sch. of Electron. & Comput. Sci., Southampton Univ.
Abstract :
A shared bus is a suitable structure for minimizing the interconnections costs in system synthesis. It has also been shown that the word-length of functional units has a great impact on design costs. A combination of both methods is used in this paper in the form of a partitioned shared bus structure, in which every partition has a different width and all the functional units connected to a bus partition have the same input/output word-lengths. Having controlled the group binding and word-length of the FUs as well as the other synthesis parameters, a high-level synthesis tool is introduced to implement DSP algorithms in digital hardware. The tool uses a multi-objective optimization genetic algorithm to minimize the circuit area, delay, power consumption and digital noise by selecting an optimal grouping and word-length for each FU in a shared bus system. Results demonstrate that savings can be made in the overall system costs by applying this method.
Keywords :
genetic algorithms; high level synthesis; logic partitioning; system buses; DSP algorithms; datapath synthesis; digital hardware; functional units; group binding; high-level synthesis tool; multiobjective optimization genetic algorithm; multiple-width bus partitioning; partitioned shared bus structure; system synthesis; word-length; Circuit synthesis; Control system synthesis; Cost function; Delay; Digital signal processing; Genetic algorithms; Hardware; High level synthesis; Integrated circuit interconnections; Partitioning algorithms;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.377976