DocumentCode
2906829
Title
FPGA-Based Parallel Pattern Matching Algorithm for Network Intrusion Detection System
Author
Yu, Jing ; Yang, Bo ; Sun, Ruiyuan ; Chen, Zhenxiang
Author_Institution
Sch. of Inf. Sci. & Eng., Univ. of Jinan, Jinan, China
Volume
2
fYear
2009
fDate
18-20 Nov. 2009
Firstpage
458
Lastpage
461
Abstract
Pattern matching is the critical part in network intrusion detection system (NIDS). Fast pattern matching algorithm is the key to improve the system performance. In this paper, a fast reverse pattern matching algorithm and the hardware implementation suitable with field programmable gate array (FPGA) are proposed. Taking advantage of the parallelism and programmability of FPGA, this design reduces the pattern match delay greatly. This design is implemented in a NetFPGA platform, which is an open hardware platform optimized for high-speed network. The parallel pattern matching system provides a high throughput of 4 Gbps with no data loss, which proves the information processing rate of this design.
Keywords
field programmable gate arrays; pattern matching; security of data; FPGA-based parallel pattern matching algorithm; NetFPGA platform; field programmable gate array; hardware implementation; high-speed network; information processing rate; network intrusion detection system; open hardware platform; reverse pattern matching algorithm; Delay; Design optimization; Field programmable gate arrays; Hardware; High-speed networks; Information processing; Intrusion detection; Pattern matching; System performance; Throughput; FPGA; NIDS; parallel; pattern matching;
fLanguage
English
Publisher
ieee
Conference_Titel
Multimedia Information Networking and Security, 2009. MINES '09. International Conference on
Conference_Location
Hubei
Print_ISBN
978-0-7695-3843-3
Electronic_ISBN
978-1-4244-5068-8
Type
conf
DOI
10.1109/MINES.2009.64
Filename
5368826
Link To Document