DocumentCode :
2907183
Title :
Scalable bus interface for HSDPA co-processor extension
Author :
Takeuchi, Toshiki ; Igura, Hiroyuki ; Hashimoto, Takeshi ; Tsumura, Soichi ; Nishi, Naoki
Author_Institution :
Syst. Devices Res. Labs., NEC Corp., Kanagawa, Japan
fYear :
2005
fDate :
18-21 Sept. 2005
Firstpage :
51
Lastpage :
54
Abstract :
This paper presents a scalable bus developed for HSDPA co-processor extension of W-CDMA digital baseband processors. The use of two separate buses (one for control messages and one for transmission and reception data) in a multimaster bus design helps keep down bus occupancy and CPU loads. The design offers high scalability for future extension and single-chip implementation, as well as a 66% reduction in bus occupancy over that of conventional memory bus connections. Further, with the addition of a MAC accelerator, the design achieves a 45% CPU-load reduction.
Keywords :
code division multiple access; integrated circuit design; microprocessor chips; system buses; CPU load reduction; HSDPA co-processor extension; MAC accelerator; W-CDMA digital baseband processors; bus occupancy reduction; high-speed downlink packet access; multimaster bus design; scalable bus interface; single-chip implementation; Automatic repeat request; Baseband; Coprocessors; Downlink; Large scale integration; Multiaccess communication; Multimedia communication; National electric code; Radio broadcasting; Scalability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2005. Proceedings of the IEEE 2005
Print_ISBN :
0-7803-9023-7
Type :
conf
DOI :
10.1109/CICC.2005.1568605
Filename :
1568605
Link To Document :
بازگشت