DocumentCode :
2907429
Title :
A Low Power Sinc3 Filter for ΣΔ Modulators
Author :
Lombardi, A. ; Bonizzoni, E. ; Malcovati, P. ; Maloberti, F.
Author_Institution :
Dept. of Electr. Eng., Pavia Univ.
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
4008
Lastpage :
4011
Abstract :
In recent years, continuous research efforts have been concentrating in increasing ΣΔ modulators operating frequency, while still reducing their power consumption. Indeed, when the ΣΔ modulator figure of merit (FoM) is less than 1 pJ/conversion, the decimation filter power consumption becomes a critical parameter. This paper presents a low power sin3 FIR filter for ΣΔ modulators. The proposed filter implements a decimation by 4, operating at 64 MHz and consumes only 0.1 pJ/sample processed. The circuit has been implemented and simulated in a 0.18-μm CMOS technology, showing an overall power consumption reduction of about 67% with respect to a conventional design. Finally, a silicon area reduction of 17% in the combinatory part of the filter can also be achieved.
Keywords :
CMOS digital integrated circuits; FIR filters; low-power electronics; sigma-delta modulation; 0.18 micron; 64 MHz; CMOS technology; decimation filter; low power sin3 filter; power consumption reduction; sigma-delta modulators; silicon area reduction; CMOS technology; Circuit simulation; Digital filters; Digital signal processing; Energy consumption; Finite impulse response filter; Frequency modulation; Power filters; Silicon; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378797
Filename :
4253561
Link To Document :
بازگشت