DocumentCode :
2908955
Title :
Mapping Parallel FFT Algorithm onto SmartCell Coarse-Grained Reconfigurable Architecture
Author :
Liang, Cao ; Huang, Xinming
Author_Institution :
Dept. of Electr. & Comput. Eng., Worcester Polytech. Inst., Worcester, MA, USA
fYear :
2009
fDate :
7-9 July 2009
Firstpage :
231
Lastpage :
234
Abstract :
This paper presents the implementation of a novel parallel FFT algorithm on SmartCell, a coarse-grained reconfigurable architecture, which is targeted on data streaming applications. The proposed FFT algorithm achieves balanced workload and memory requirement among the computational units, while maintaining optimized data flow at low configuration and communication cost. The proposed parallel FFT algorithm is then mapped onto the SmartCell prototype device with 64 processing elements. Results show that the parallel FFT implementation on SmartCell is about 14.9 and 2.7 times faster than network-on-chip (NoC) and Morphosys, respectively. The implementation also shows about 3.6 times better energy efficiency when comparing with the pipelined FFT implementations on FPGA.
Keywords :
fast Fourier transforms; field programmable gate arrays; parallel architectures; reconfigurable architectures; FPGA; SmartCell prototype device; coarse-grained reconfigurable architecture; data streaming application; optimized data flow; parallel FFT algorithm; Application software; Computer architecture; Costs; Data communication; Energy efficiency; Field programmable gate arrays; Network-on-a-chip; Reconfigurable architectures; Routing; Table lookup; CGRA; data streaming application; energy efficiency; parallel FFT; reconfigurability; scalability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2009. ASAP 2009. 20th IEEE International Conference on
Conference_Location :
Boston, MA
ISSN :
2160-0511
Print_ISBN :
978-0-7695-3732-0
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2009.33
Filename :
5200038
Link To Document :
بازگشت