DocumentCode
2909480
Title
Optimized communication architecture of MPSoCs with a hardware scheduler: A system view
Author
Zhang, Han ; Han Zhang ; Castrillon, Jeronimo ; Kempf, Torsten ; Ascheid, Gerd ; Leupers, Rainer ; Vanthournout, Bart
Author_Institution
Inst. for Integrated Signal Process. Syst., RWTH Aachen Univ., Aachen, Germany
fYear
2010
fDate
29-30 Sept. 2010
Firstpage
163
Lastpage
168
Abstract
With increasing complexity of MPSoCs, efficient runtime management of system resources becomes of vital importance for improving the system performance and energy efficiency. OSIP-an operating system application-specific instruction-set processor - provides a promising solution to this. It delivers high computational performance to deal with dynamic task scheduling and mapping, while still being programmable. However, the distributed computation among the different processing elements introduces complexity to the communication architecture, which tends to become the bottleneck of such systems. In this work, we show a detailed analysis and optimization for the communication architecture of OSIP-based MPSoCs. In particular, the joint effects of OSIP and the communication architecture are investigated from the system point of view.
Keywords
multiprocessing systems; operating systems (computers); processor scheduling; system-on-chip; MPSoC; application-specific instruction-set processor; dynamic task scheduling; energy efficiency; hardware scheduler; operating system; optimized communication architecture; runtime management; system resource; Computer architecture; Hardware; Optimization; Processor scheduling; Registers; Scheduling; System performance;
fLanguage
English
Publisher
ieee
Conference_Titel
System on Chip (SoC), 2010 International Symposium on
Conference_Location
Tampere
Print_ISBN
978-1-4244-8279-5
Type
conf
DOI
10.1109/ISSOC.2010.5625556
Filename
5625556
Link To Document