Title :
Accurate Macro-modeling for Leakage Current for IDDQ Test
Author :
Kim, Kyung Ki ; Kim, Yong-Bin ; Choi, Minsu ; Park, Nohpill
Author_Institution :
Northeastern Univ., Boston
Abstract :
This paper proposes a new precise macro-modeling for leakage current in BSIM4 65nm technology considering subthreshold leakage, gate tunneling leakage, stack effect, and fanout effect. Using the accurate macro-model, a heuristic algorithm is developed to estimate the leakage power and generate input test pattern for minimum leakage. The algorithm applies to ISCAS85 benchmark circuits, and the results are compared with the results of Hspice. The experimental result shows that the leakage power estimation using our macro-model is within 5% difference when comparing to Hspice results.
Keywords :
integrated circuit modelling; integrated circuit testing; leakage currents; BSIM4; IDDQ test; fanout effect; gate tunneling leakage; heuristic algorithm; leakage current macro-modeling; leakage power estimation; size 65 nm; stack effect; subthreshold leakage; test pattern generation; Automatic test pattern generation; CMOS technology; Circuit faults; Circuit testing; Heuristic algorithms; Leakage current; Subthreshold current; Test pattern generators; Tunneling; Voltage; Gate Tunneling Leakage Current; IDDQ; Leakage Current; Subthreshold Leakage Current; Test Pattern Generator;
Conference_Titel :
Instrumentation and Measurement Technology Conference Proceedings, 2007. IMTC 2007. IEEE
Conference_Location :
Warsaw
Print_ISBN :
1-4244-0588-2
DOI :
10.1109/IMTC.2007.379346