Title :
Nonlinear DSP coprocessor cell-one cycle chip
Author :
Jain, Vijay K. ; Lin, Lei
Author_Institution :
Dept. of Electr. Eng., Univ. of South Florida, Tampa, FL, USA
Abstract :
This paper presents a high-speed nonlinear coprocessor cell for computation of elementary functions. Several elementary functions are typically needed in systolic arrays for signal and image processing algorithms. With our approach, all of the desired elementary functions can be incorporated on a single cell. Furthermore, a new result can be obtained every clock cycle (with a pipelining delay of three clock cycles). A 24 bit version and a 16 bit version-both employing second order interpolation and very small ROM tables-are presented. Characteristics of the 16 bit chip, fabricated in 2.0 micron CMOS technology, are discussed in detail. As an application example, a parallel architecture for CT image reconstruction for a Fan Beam CT System is presented
Keywords :
coprocessors; 12 MHz; 16 bit; 2 micron; 24 bit; CMOS technology; CT image reconstruction; fan beam CT System; nonlinear DSP coprocessor cell; nonlinear functions; one cycle chip; parallel architecture; pipelining delay; CMOS technology; Clocks; Computed tomography; Coprocessors; Delay; Digital signal processing chips; Image processing; Pipeline processing; Signal processing; Systolic arrays;
Conference_Titel :
VLSI Signal Processing, VII, 1994., [Workshop on]
Conference_Location :
La Jolla, CA
Print_ISBN :
0-7803-2123-5
DOI :
10.1109/VLSISP.1994.574750